Michele Caon

PhD Student in Ingegneria Elettrica, Elettronica E Delle Comunicazioni , 36th cycle (2020-2023)
Department of Electronics and Telecommunications (DET)

Research Assistant
Department of Electronics and Telecommunications (DET)

Docente esterno e/o collaboratore didattico
Department of Electronics and Telecommunications (DET)

Profile

PhD

Research topic

Design of a modular execution pipeline for LEN5, an out-of-order RISC-V processor

Tutors

Research presentation

Poster

Research interests

VLSI theory, design and applications

Biography

Michele Caon received his BSc and MSc (with honours) in Electronics Engineering at Politecnico di Torino in 2017 and 2019 respectively. In his Master's thesis he designed a modular execution pipeline for an out-of-order 64-bit RISC-V processor, using Tomasulo's approach to dynamic scheduling. In 2020, he collaborated as a Research Assistant at Politenico di Torino to the Horizon 2020 project EO-ALERT, mainly focusing on the design and development of the software supporting the compression and encryption of Earth observation images. In late 2020 he joined the VLSI Lab, where he is currently pursuing the PhD in Electrical, Electronics and Communications Engineering under the supervision of Prof. Maurizio Martina. His current research topics focus around the design of innovative programmable computing systems, includign out-of-order architectures for RISC-V microprocessors and energy-efficient near-memory vector porcessing units.

Teaching

Teachings

Master of Science

MostraNascondi A.A. passati

Bachelor of Science

MostraNascondi A.A. passati

Publications

Latest publications View all publications in Porto@Iris